## Tera-Pixel APS for CALICE

Progress

30<sup>th</sup> November 2006

# Recent Activity

- Info from foundry
- Comparator fully characterised
- Monostable trigger

## **Comparator Overview**



| icompbias1 | Current in each arm | Total<br>current in<br>first stage | icompbias2 | Current in<br>input stage<br>(x3) | Current in<br>output<br>stage<br>(x1) | Total<br>current<br>(both<br>parts) |                           |
|------------|---------------------|------------------------------------|------------|-----------------------------------|---------------------------------------|-------------------------------------|---------------------------|
| 100uA      | 333nA               | 666nA                              | 100uA      | 1uA                               | 333nA                                 | 2.0uA                               | <b>4</b> 3.6uW            |
| 200uA      | 666nA               | 1.33uA                             | 100uA      | 1uA                               | 333nA                                 | 2.6uA                               | <ul><li>◀ 4.8uW</li></ul> |

### **Comparator Response Time**



### Realistic response to PreShape pixel



### Realistic response to PreSample pixel



# Noise

- Noise must be considered between the two comparator stages
  - it will be added to the signal before the high-gain second comparator stage.
- Several methods...
  - Hand calculations from standalone comparator and previous pixel simulations
    - PreShape noise addition 12e- yields ~27.7e-
    - PreSample noise addition 6e- yields ~27.5e-
  - Spectre simulations with analog pixel circuits
    - PreShape ~40e-
    - PreSample ~8e-
  - Eldo simulations with analog pixel circuits
    - PreShape ~27e-
    - PreSample ~21e-

### Mismatch

6mV mismatch 'noise' 100ns spread in response time







## Threshold Adjustment





# Threshold adjustment example



# Monostable trigger





• Gives a well-defined length pulse

• External bias controls pulse length

• Can be used instead of edge-sensitive logic

• Can be used to sequence the self-reset of presample pixels (3:1 ratio is required 450-600ns total reset time).

• Can draw a moderate current during switching (~25uA) so will be supplied with a separate power supply to avoid problems!

## Next

- Full row simulations with logic
- Complete top level schematics for review