# Metal-Oxide-Silicon (MOS) devices

•Principle of MOS Field Effect Transistor transistor operation Metal (poly) gate on oxide between source and drain Source and drain implants of opposite type to substrate. Gate is biased to invert channel below oxide

apply voltage bias to gate, which... gives field across oxide modulates current in conducting channel

transistor can be used as
 switch (digital) or amplifier (analogue )





# **Designing with MOSFETs**

•Mostly operate in saturation - choice of gate-source voltage determines current but often bias with current source, so gate voltage "selected by" current



# **Simple MOSFET applications**



## **ElectroStatic Discharge**

- •MOS circuits are prone to damage from ESD gate oxides are thin layers - few nm in advanced technologies oxide breakdown field < 1000 MV/m = 1V/nm
- •Human body can easily charge to 30-40kV walking across carpet on a dry day precautions:
  - circuits designed with protection diodes
  - stand on conductive pad and earth body with wrist strap





A protection diode is included between the gate. and the source terminals to protect the diode against static electricity when the product is in use. Use a protection circuit when the fixed voltages are exceeded.

g.hall@ic.ac.uk



# **CMOS** = **Complementary MOS**

•Both pMOS and nMOS transistors on same wafer

by putting p-type "wells" into n-type wafer (or vice-versa) build nMOS transistors in locally p-type region

•Why?

NMOS inverter



NMOS consumes power in low state

**CMOS** inverter



CMOS version consumes power only when switching

basis of almost all modern logic

In IC technologies, accurate resistors are harder to make than C and transistors

g.hall@ic.ac.uk www.hep.ph.ic.ac.uk/~hallg/

17

# **Junction FET**

• Almost identical to MOSFET - difference is Gate is implanted p-n junction voltage on gate depletes bulk silicon current conducting channel reduced or enlarged  $\Delta V_{GS} \rightarrow \Delta I_{DS}$ 

•Characteristics - similar to MOSFET gate is reverse biased diode high input impedance ( 10<sup>9</sup> ) small current from diode leakage usually operated in saturation channel 'pinched off' by depletion.

"typical" values

 $g_{\rm m} \sim 10 {\rm mA/V} = 1/100 = 10 {\rm mS}$ 



#### **FET circuits**



# **FET limitations**

•On Resistance

although small, it contributes to RC time in fast switches

•Capacitance

inevitable capacitances between nodes, important for high speed circuits

 $C_{gate} \sim C_{ox}WL$  for MOSFETs

•Relevance to op-amps

FET amplifiers have much higher input impedance

and draw much lower currents

•Cautions

•Latch-up

under certain conditions, parasitic bipolar transistors formed

MOS circuits can go into high current states - destructive

•ESD

```
care needed in handling
```

protection networks can degrade performance

g.hall@ic.ac.uk

www.hep.ph.ic.ac.uk/~hallg/

20

#### Another building block - the current mirror (if time)

- ${}^{\bullet}\mathbf{Q}_1\,\&\,\mathbf{Q}_2$  are identical transistors
  - $V_{BE1} = V_{BE2}$  and  $V_{BE}$  (kT/q)log<sub>e</sub>I<sub>E</sub>

so 
$$I_{out} = I_{res}$$

widely used in ICs where closely matched transistors are easy to construct - useful to program currents

•add a resistor

$$I_{out} = (kT/qR) \log_{e} (I_{ref}/I_{out})$$
eg R = 1k ,  $I_{ref} = 1mA \Rightarrow I_{out} = 67\mu A$ 
ref  $I_{OUT}$  add a
V<sub>BE1</sub>
Q1  $I_{OUT}$  Q2  $I_{OUT}$ 

R

add another resistor  $V_{BE1}$   $V_{BE2}$  $I_1/I_2 = R_2/R_1$ 

also works for discrete circuits





g.hall@ic.ac.uk

www.hep.ph.ic.ac.uk/~hallg/

# **Band-gap circuit**



#### $V_{E1} = V_A + I_1 R_E$ $V_{E2} = V_A + I_2 R_E$ (ignoring $r_e$ ) •AC $\mathbf{v}_1 = \mathbf{v}_{\Delta} + \mathbf{i}_1 \mathbf{R}_{\mathrm{F}} = \mathbf{i} \mathbf{R}_1 + \mathbf{i}_1 \mathbf{R}_{\mathrm{F}}$ $v_2 = v_A + i_1 R_E = i R_1 + i_2 R_E$ $i = i_1 + i_2$ $v_1 - v_2 = (i_1 - i_2)R_E$ Variants $v_0 = -i_2 R_c$ - R<sub>c</sub> in Q1 loop omitted •For differential inputs $v_1 = -v_2$ so i = 0- replace R by current source - omit $R_{\rm F}s$ $G_{diff} = v_0 / (v_2 - v_1) = R_c / 2R_F$ - differential outputs •Common mode $v_1 = v_2 = v_{cm}/2$ $v_1 + v_2 = 2iR_1 + (i_1 + i_2)R_F = i(2R_1 + R_F)$ $G_{cm} = v_0 / v_{cm} = -R_C / (2R_1 + R_E)$ CMRR $2R_1/R_E$ $R_1 \gg R_E$ g.hall@ic.ac.uk www.hep.ph.ic.ac.uk/~hallg/ 23



(for the ambitious)

#### **Transistor differential amplifier**

•DC  $R_1$  is large, to act as current source

 $V_{\Delta} = V_{FF} + IR_1$ 

## What's inside an op-amp...



MOS IC amplifiers look similar but currents determined by transistor aspect ratios

g.hall@ic.ac.uk

www.hep.ph.ic.ac.uk/~hallg/